For this method, a Silicon on Insulator (SOI) wafer is used to tailor etch rates and thickness in initial steps of the process. The simple three step process approach is comprised of grayscale lithography, deep reactive-ion etch (DRIE) and liftoff of the SOI wafer. The liftoff process is used to dissolve the insulating layer, thus separating sections of the wafer as individual…
Keywords
- (-) Show all (239)
- Additive Manufacturing (54)
- Instrumentation (41)
- Synthesis and Processing (21)
- Sensors (14)
- Diagnostics (12)
- Imaging Systems (9)
- Photoconductive Semiconductor Switches (PCSS) (9)
- 3D Printing (8)
- Electric Grid (7)
- Materials for Energy Products (7)
- Semiconductors (7)
- Substrate Engraved Meta-Surface (SEMS) (7)
- Therapeutics (7)
- Carbon Utilization (6)
- Compact Space Telescopes (6)
- Brain Computer Interface (BCI) (5)
- Data Science (5)
- Diode Lasers (5)
- Optical Switches (5)
- Laser Materials Processing (4)
Technology Portfolios
Image

The approach is to build a high voltage insulator consisting of two materials: Poly-Ether-Ether-Ketone (“PEEK”) and Machinable Ceramic (“MACOR”). PEEK has a high stress tolerance but cannot withstand high temperatures, while MACOR has high heat tolerance but is difficult to machine and can be brittle. MACOR is used for the plasma-facing surface, while PEEK will handle the…